Loading

Low Power, High Speed and Low Area of Fin FET 4:1Multiplexer VLSI Circuit Design in 18nm Technology
Sudhakar Alluri1, N.S.S.Reddy2, B.Rajendra Naik3

1Sudhakar Alluri Is With The Electronics And Communication Engineering Department, Cmr Institute Of Technology, Jntu Hyderabad, Telangana State, India.
2N.S.S.Reddy Is With The Electronics And Communication Engineering Department, Vce, Osmania University , Hyderabad, Telangana State, India.
3B.Rajendra Naik Is With The Electronics And Communication Engineering Department, Osmania University, Hyderabad, Telangana State , India.

Manuscript received on 15 August 2019. | Revised Manuscript received on 25 August 2019. | Manuscript published on 30 September 2019. | PP: 1368-1372 | Volume-8 Issue-3 September 2019 | Retrieval Number: B3395078219/19©BEIESP | DOI: 10.35940/ijrte.B3395.098319
Open Access | Ethics and Policies | Cite | Mendeley | Indexing and Abstracting
© The Authors. Blue Eyes Intelligence Engineering and Sciences Publication (BEIESP). This is an open access article under the CC-BY-NC-ND license (http://creativecommons.org/licenses/by-nc-nd/4.0/)

Abstract: In this paper, a Fin FET 4:1Multiplexer utilizing 24 transistors has been proposed. The proposed Fin FET 24T 4:1 Multiplexer is developed utilizing in Cadence 18 nm innovation. The proposed outcomes are contrasted and the prior real structure. We have diminished two transistors by utilizing Morgan’s laws contrasted and the prior real plan. Customary of Fin FET 4:1 Multiplexer utilizing 26 transistors as far as power, postponement and zone. It is played out the Dynamic power is diminished by 47.77%, Leakage Power is diminished 29.09% and Static Power is diminished by 14.61%. It is likewise understood that the postponement is diminished by 94.13% and territory is diminished by 40.74% for 24 transistors Fin FET 4:1Multiplexer in Cadence 18nm Technology.
Keywords: Fin FET 4:1Multiplexer, fast, low power and Low zone, VLSI, DSP.

Scope of the Article:
High Speed Networks