Design of Low Power CMOS Array and Tree Multiplier using DSM Technology
Chalamalla Rajendra Prasad1, B. Rajeshwari2, Dayadi Laksmaiah3, Sake. Pothalaiah4
1Chalamalla Rajendra Prasad, Assistant Professor, Department of ECE, VignanaBharathi Institute of Technology, Ghatkesar (Mdl.), Hyderabad (Telangana), India.
2B. Rajeshwari, Assistant Professor, Department of ECE, VignanaBharathi Institute of Technology, Ghatkesar (Mdl.), Hyderabad, Telangana, India.
3Dr. Dayadi Laksmaiah, Professor, Department of ECE, VignanaBharathi Institute of Technology, Ghatkesar (Mdl.), Hyderabad (Telangana), India.
4Dr. Sake. Pothalaiah, Professor, Department of ECE, VignanaBharathi Institute of Technology, Ghatkesar (Mdl.), Hyderabad (Telangana), India.
Manuscript received on 13 October 2019 | Revised Manuscript received on 22 October 2019 | Manuscript Published on 02 November 2019 | PP: 1096-1099 | Volume-8 Issue-2S11 September 2019 | Retrieval Number: B11880982S1119/2019©BEIESP | DOI: 10.35940/ijrte.B1188.0982S1119
Open Access | Editorial and Publishing Policies | Cite | Mendeley | Indexing and Abstracting
© The Authors. Blue Eyes Intelligence Engineering and Sciences Publication (BEIESP). This is an open access article under the CC-BY-NC-ND license (http://creativecommons.org/licenses/by-nc-nd/4.0/)
Abstract: Currently days, improvement of digital gadgets has been advanced. The requirement for low-manage configuration is additionally turning into a noteworthy problem in superior computerized framework plan programs. A 4 piece CMOS Multiplier has one heart of the chip in dealing with framework structure it require low manipulate usage This paper complicated the multiplier plans of both Array and Tree in 90nm, 65nm, improvements. on this the real segment is CMOS multiplier in labored of adders which makes use of conventional Static CMOS (CSL) logic configuration fashion using the Deep Submicron innovation at various stock voltages. the key point of our mission is to consider the CMOS Array and Tree 4×4 Multipliers concerning Propagation delay, strength dissemination and Transistor check. the usage of CMOS 1 piece complete snake cell for low power is won and is actualized on Array and Tree multiplier and the consequences are investigated for stepped forward strength delay item. The circuit plan and reenactment is finished with MICROWIND tool.
Keywords: Array Multipliers, Tree Multiplier Full Adder, CMOS.
Scope of the Article: Low-power design