Loading

Enhanced Self Checking Carry Select Adder using Dynamic Logic Based Full Adder
Radhakrishnan. S1, Rakesh kumar karn2, Nirmalraj.T3, Thalaimalaichamy. M4, Rajendran.V.G5

1S.Radhakrishnan *, School of Electrical and Electronics Engineering, SASTRA Deemed University, Thanjavur, India.
2Rakesh Kumar Karn, School of Electrical and Electronics Engineering, SASTRA Deemed University, Thanjavur, India.
3T.Nirmalraj, School of Electrical and Electronics Engineering, SASTRA Deemed University, Thanjavur, India.
4M.Thalaimalaichamy, School of Electrical and Electronics Engineering, SASTRA Deemed University, Thanjavur, India.
5V.G.Rajendran, School of Electrical and Electronics Engineering, SASTRA Deemed University, Thanjavur, India.
Manuscript received on January 02, 2020. | Revised Manuscript received on January 15, 2020. | Manuscript published on January 30, 2020. | PP: 1521-1525 | Volume-8 Issue-5, January 2020. | Retrieval Number: E4887018520/2020©BEIESP | DOI: 10.35940/ijrte.E4887.018520

Open Access | Ethics and Policies | Cite | Mendeley
© The Authors. Blue Eyes Intelligence Engineering and Sciences Publication (BEIESP). This is an open access article under the CC BY-NC-ND license (http://creativecommons.org/licenses/by-nc-nd/4.0/)

Abstract: Fast adders are constructed mainly by Carry select adders (CSLA). Area is one of the main concerns as far as any VLSI design is considered. In connection this paper enhances the performance of self checking carry select adder by introducing un footed dynamic logic based full adder cell instead of a regular CMOS based adders. The adder is constructed with 10 transistors based on the optimization of truth tale of a full adder. A 3 transistor X-NOR gate circuit is also used instead of a conventional X-NOR circuit in the self checking path. Adders of size 4 bit and 8 bit are constructed in various technologies. The results show that the proposed structure reduces the transistor over head by almost 47% and 46% for 4bit and 8bit structures respectively. By achieving this much of reduction in area this work could be suggested for higher order VLSI structures like BIST,DCT etc..
Keywords: Full Adder, CSLA, Self Checking, Dynamic Logic.
Scope of the Article: Foundations Dynamics.